Part Number Hot Search : 
SMC5347B BXMF1003 AS33109 1N5339B 60152 0257001 NDY050 HCT14
Product Description
Full Text Search
 

To Download PSMN1R3-30YL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
Rev. 02 -- 25 June 2009 Product data sheet
1. Product profile
1.1 General description
Logic level N-channel MOSFET in LFPAK package qualified to 150 C. This product is designed and qualified for use in a wide range of industrial, communications and domestic equipment.
1.2 Features and benefits
Advanced TrenchMOS provides low RDSon and low gate charge High efficiency gains in switching power convertors Improved mechanical and thermal characteristics LFPAK provides maximum power density in a Power SO8 package
1.3 Applications
DC-to-DC converters Lithium-ion battery protection Load switching Motor control Server power supplies
1.4 Quick reference data
Table 1. VDS ID Ptot Tj Quick reference Conditions Tmb = 25 C; VGS = 10 V; see Figure 1; Tmb = 25 C; see Figure 2 [1] Min -55 VGS = 10 V; Tj(init) = 25 C; ID = 100 A; Vsup 30 V; RGS = 50 ; unclamped VGS = 4.5 V; ID = 25 A; VDS = 12 V; see Figure 13; see Figure 14 Typ Max 30 100 121 150 383 Unit V A W C mJ drain-source voltage Tj 25 C; Tj 150 C drain current total power dissipation junction temperature Symbol Parameter
Avalanche ruggedness EDS(AL)S non-repetitive drain-source avalanche energy Dynamic characteristics QGD QG(tot) gate-drain charge total gate charge 9.3 46.6 nC nC
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
Quick reference ...continued Conditions VGS = 10 V; ID = 15 A; Tj = 100 C; see Figure 12 VGS = 10 V; ID = 15 A; Tj = 25 C; see Figure 17 Min Typ 1.04 Max 1.8 1.3 Unit m m
Table 1.
Symbol Parameter Static characteristics RDSon drain-source on-state resistance
[1]
Continuous current is limited by package.
2. Pinning information
Table 2. Pin 1 2 3 4 mb S S S G D Pinning information Symbol Description source source source gate mounting base; connected to drain
1 2 3 4
mbb076
Simplified outline
Graphic symbol
D
G S
SOT1023 (LFPAK2)
3. Ordering information
Table 3. Ordering information Package Name PSMN1R3-30YL LFPAK2 Description Plastic single-ende surface-mounted package (LFPAK2); 4 leads Version SOT1023 Type number
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
2 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
4. Limiting values
Table 4. Symbol VDS VDGR VGS ID IDM Ptot Tstg Tj Tsld(M) Limiting values Parameter drain-source voltage drain-gate voltage gate-source voltage drain current peak drain current total power dissipation storage temperature junction temperature peak soldering temperature source current peak source current Tmb = 25 C; tp 10 s; pulsed; Tmb = 25 C [1] VGS = 10 V; Tmb = 100 C; see Figure 1 VGS = 10 V; Tmb = 25 C; see Figure 1 tp 10 s; pulsed; Tmb = 25 C; see Figure 3 Tmb = 25 C; see Figure 2 [1] [1] Conditions Tj 25 C; Tj 150 C Tj 25 C; Tj 150 C; RGS = 20 k Min -20 -55 -55 Max 30 30 20 100 100 923 121 150 150 260 Unit V V V A A A W C C C
In accordance with the Absolute Maximum Rating System (IEC 60134).
Source-drain diode IS ISM EDS(AL)S 100 923 383 A A mJ
Avalanche ruggedness non-repetitive VGS = 10 V; Tj(init) = 25 C; ID = 100 A; Vsup 30 V; drain-source avalanche RGS = 50 ; unclamped energy
[1]
Continuous current is limited by package.
250 ID (A) 200
003aad141
120 Pder (%) 80
03aa15
150
100
40
50
0 0 50 100 150 200 Tmb (C)
0 0 50 100 150 Tmb (C) 200
Fig 1.
Normalized continuous drain currnet as a function of mounting base temperature
Fig 2.
Normalized total power dissipation as a function of mounting base temperature
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
3 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
104 ID (A) 103
003aad145
Limit RDSon = VDS / ID tp = 10 us
10
2
100 us
10
DC
1 ms 10 ms 100 ms
1
10-1 10-1
1
10
VDS (V)
102
Fig 3.
Safe operating area; continuous and peak drain currents as a function of drain-source voltage
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
4 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
5. Thermal characteristics
Table 5. Symbol Rth(j-mb) Thermal characteristics Parameter thermal resistance from junction to mounting base Conditions see Figure 4 Min Typ 0.4 Max 1.03 Unit K/W
1 Zth (j-mb) (K/W) 10
-1
003aad142
= 0.5 0.2 0.1 0.05
10-2
0.02
P = tp T
10-3
single shot
tp T t
10-4 10-6
10-5
10-4
10-3
10-2
10-1
1
tp (s)
10
Fig 4.
Transient thermal impedance from junction to mounting base as a function of pulse duration
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
5 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
6. Characteristics
Table 6. Symbol V(BR)DSS VGS(th) Characteristics Parameter drain-source breakdown voltage gate-source threshold voltage Conditions ID = 250 A; VGS = 0 V; Tj = 25 C ID = 250 A; VGS = 0 V; Tj = -55 C ID = 1 mA; VDS = VGS; Tj = 25 C; see Figure 10; see Figure 11 ID = 1 mA; VDS = VGS; Tj = 150 C; see Figure 10 ID = 1 mA; VDS = VGS; Tj = -55 C; see Figure 10 IDSS IGSS RDSon drain leakage current gate leakage current drain-source on-state resistance VDS = 30 V; VGS = 0 V; Tj = 25 C VDS = 30 V; VGS = 0 V; Tj = 150 C VGS = 15 V; VDS = 0 V; Tj = 25 C VGS = -15 V; VDS = 0 V; Tj = 25 C VGS = 4.5 V; ID = 15 A; Tj = 25 C; see Figure 17 VGS = 10 V; ID = 15 A; Tj = 100 C; see Figure 12 VGS = 10 V; ID = 15 A; Tj = 150 C; see Figure 12 VGS = 10 V; ID = 15 A; Tj = 25 C; see Figure 17 RG QG(tot) gate resistance total gate charge f = 1 MHz ID = 25 A; VDS = 12 V; VGS = 10 V; see Figure 13; see Figure 14 ID = 0 A; VDS = 0 V; VGS = 10 V ID = 25 A; VDS = 12 V; VGS = 4.5 V; see Figure 13; see Figure 14 QGS QGS(th) QGS(th-pl) QGD VGS(pl) Ciss Coss Crss gate-source charge pre-threshold gate-source charge post-threshold gate-source charge gate-drain charge gate-source plateau voltage input capacitance output capacitance reverse transfer capacitance ID = 25 A; VDS = 12 V; VGS = 4.5 V; see Figure 13; see Figure 14 VDS = 12 V; see Figure 13; see Figure 14 VDS = 12 V; VGS = 0 V; f = 1 MHz; Tj = 25 C; see Figure 15 ID = 25 A; VDS = 12 V; VGS = 4.5 V; see Figure 13; see Figure 14 ID = 25 A; VDS = 12 V; VGS = 4.5 V; see Figure 13 Dynamic characteristics 100 90 46.6 17.9 11 6.9 9.3 2.53 6227 1415 619 nC nC nC nC nC nC nC V pF pF pF Min 30 27 1.3 0.65 Typ 1.7 1.43 1.9 1.04 0.89 Max 2.15 2.45 1 100 100 100 1.95 1.8 2.8 1.3 Unit V V V V V A A nA nA m m m m
Static characteristics
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
6 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
Table 6. Symbol td(on) tr td(off) tf VSD trr Qr
Characteristics ...continued Parameter turn-on delay time rise time turn-off delay time fall time source-drain voltage reverse recovery time recovered charge IS = 25 A; VGS = 0 V; Tj = 25 C; see Figure 16 IS = 20 A; dIS/dt = -100 A/s; VGS = 0 V; VDS = 20 V Conditions VDS = 12 V; RL = 0.5 ; VGS = 4.5 V; RG(ext) = 5.6 Min Typ 64 108 106 52 0.88 46 53 Max 1.2 Unit ns ns ns ns V ns nC
Source-drain diode
8 RDS(on) (m) 6
003aad147
104
003aad152
Ciss C (pF)
Crss 4
2
0 0 5 10 15 VGS (V) 20
103 10-1
1
VGS (V)
10
Fig 5.
Drain-source on-state resistance as a function of gate-source voltage; typical values.
Fig 6.
Input and reverse transfer capacitances as a function of gate-source voltage; typical values
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
7 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
200 gfs (S) 150
003aad153
100 ID (A) 80
003aad144
3
VGS (V) = 2.8
3.5 10 2.6
60 100 40 50 20
2.4
2.2 0 0 25 50 75 ID (A) 100 0 0 1 2 VDS (V) 3
Fig 7.
Forward transconductance as a function of drain current; typical values
003aad148
Fig 8.
Output characteristics: drain current as a function of drain-source voltage; typical values
3
003aab272
100 ID (A) 75
VGS(th) (V) max 2 typ
50
1.5 min 1
25
Tj = 150 C
25 C
0.5
0 0 1 2 VGS (V) 3
0 -60
0
60
120 Tj (C)
180
Fig 9.
Transfer characteristics: drain current as a function of gate-source voltage; typical valuesvalues
Fig 10. Gate-source threshold voltage as a function of junction temperature
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
8 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
10-1 ID (A) 10-2 min 10-3 typ
003aab271
2 a 1.5
03aa27
max
1
10
-4
10-5
0.5
10-6 0 1 2 VGS (V) 3
0 -60
0
60
120
Tj (C)
180
Fig 11. Sub-threshold drain current as a function of gate-source voltage
Fig 12. Normalized drain-source on-state resistance factor as a function of junction temperature
10
003aad150
VDS ID VGS(pl)
VGS (V) 8
6
VGS(th) VGS QGS1 QGS2 QGD QG(tot)
003aaa508
VDS = 12V
4
QGS
2
Fig 13. Gate charge waveform definitions
0 0 25 50 75 100 QG (nC)
Fig 14. Gate-source voltage as a function of gate charge; typical values
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
9 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
104
003aad151
100 IS (A) 75
003aad149
Ciss C (pF)
103
Coss
50
Crss 25
Tj = 150 C
25 C
102 10-1
1
10
VDS (V)
102
0 0 0.25 0.5 0.75 VSD (V) 1
Fig 15. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values
10 VGS (V) = 2.6 RDS(on) (m) 7.5
Fig 16. Source current as a function of source-drain voltage; typical values
003aad146
5
2.8
2.5
3 3.5 4.5 10
0 0 25 50 75 ID (A) 100
Fig 17. Drain-source on-state resistance as a function of drain current; typical values
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
10 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
7. Package outline
Plastic single-ended surface-mounted package (LFPAK2); 4 leads SOT1023
E b1
A c1
A
E1 b2 (3x)
mounting base D H
D1
L 1 e 2 3 4 b X w A c
A1
C detail X Lp yC
0 Dimensions Unit mm A A1 b b1 b2 c c1
2.5 scale D(1) D1(1) E(1) E1(1) 3.7 1.27 3.5 e
5 mm
H 6.2 5.9
L 1.3 0.8
Lp 0.85
w 0.25
y 0.1
8 0
sot1023_po
max 1.10 0.15 0.50 4.41 0.25 0.30 4.70 4.45 5.30 0.85 nom min 0.95 0.00 0.35 3.62 0.19 0.24 4.45 4.95
0.40
Note 1. Plastic or metal protrusions of 0.15 mm per side are not included. Outline version SOT1023 References IEC JEDEC JEITA European projection
Issue date 08-10-13 09-05-26
Fig 18. Package outline SOT1023; Package outline
PSMN1R3-30YL_2 (c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
11 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
8. Revision history
Table 7. Revision history Release date 20090625 Data sheet status Product data sheet Change notice Supersedes PSMN2R3-30YL_1 Document ID PSMN1R3-30YL_2 Modifications: PSMN1R3-30YL_1
* *
Status changed from objective to product. Various changes to content. Objective data sheet -
20090528
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
12 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
9. Legal information
9.1 Data sheet status
Product status[3] Development Qualification Production Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification.
Document status [1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet
[1] [2] [3]
Please consult the most recently issued document before initiating or completing a design. The term 'short data sheet' is explained in section "Definitions". The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.
9.2
Definitions
Draft -- The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet -- A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.
Applications -- Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Quick reference data -- The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Limiting values -- Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale -- NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license -- Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control -- This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.
9.3
Disclaimers
General -- Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes -- NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use -- NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
9.4
Trademarks
Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS -- is a trademark of NXP B.V.
10. Contact information
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com
PSMN1R3-30YL_2
(c) NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 02 -- 25 June 2009
13 of 14
NXP Semiconductors
PSMN1R3-30YL
N-channel 30 V 1.3 m logic level MOSFET in LFPAK
11. Contents
1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1 General description . . . . . . . . . . . . . . . . . . . . . .1 Features and benefits . . . . . . . . . . . . . . . . . . . . .1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 Quick reference data . . . . . . . . . . . . . . . . . . . . .1 Pinning information . . . . . . . . . . . . . . . . . . . . . . .2 Ordering information . . . . . . . . . . . . . . . . . . . . . .2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .3 Thermal characteristics . . . . . . . . . . . . . . . . . . .5 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .6 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 11 Revision history . . . . . . . . . . . . . . . . . . . . . . . . .12 Legal information. . . . . . . . . . . . . . . . . . . . . . . .13 Data sheet status . . . . . . . . . . . . . . . . . . . . . . .13 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . .13 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .13 Contact information. . . . . . . . . . . . . . . . . . . . . .13
Please be aware that important notices concerning this document and the product(s) described herein, have been included in section `Legal information'.
(c) NXP B.V. 2009.
All rights reserved.
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 25 June 2009 Document identifier: PSMN1R3-30YL_2


▲Up To Search▲   

 
Price & Availability of PSMN1R3-30YL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X